## Section 11

**Direct Memory Access (DMA)** 







#### **BF533 DMA Overview**

- The ADSP-BF533 DMA controller allows data transfer operations without processor intervention
  - Core sets up registers or descriptors
  - Core responds to interrupts when data is available
- Types of data transfers
  - Internal or External Memory
  - Internal or External Memory  $\leftarrow \rightarrow$
  - Internal or External Memory  $\leftarrow \rightarrow$  Serial Port
  - Internal or External Memory  $\leftarrow \rightarrow$  UART Port

Internal or External Memory  $\leftarrow \rightarrow$  Parallel Port Interface (PPI)

- Internal or External Memory
- Serial Peripheral Interface (SPI)





## **Overview (cont.)**

• The ADSP-BF533 system includes 6 DMA-capable peripherals, including the Memory DMA controller (MemDMA) with 12 DMA channels and bus masters that support these devices:

SPORT0 RCV DMA Channel SPORT1 RCV DMA Channel SPORT0 XMT DMA Channel SPORT1 XMT DMA Channel SPI DMA Channel UART RCV Channel UART XMT Channel PPI DMA Channel

- 4 Memory DMA Channels
  - Equates to 2 DMA Streams





## **BF533 DMA Buses**

- The DMA Access Bus (DAB) provides a means for DMA channels to be accessed by the peripherals.
- The DMA External Bus (DEB) provides a means for DMA channels to gain access to off-chip memory.
  - The core processor has priority over the DEB on the External Port Bus (EPB) for off-chip memory.
- The DMA Core Bus (DCB) provides a means for DMA channels to gain access to on-chip memory.
  - The DCB has priority over the core processor on arbitration into L1 memory configured as SRAM.





# **BF533 DMA Priority**

The ADSP-BF533 processor uses the following priority arbitration policy on the DAB.

| DMA Channel | Default Peripheral Mapping           | Comments      |
|-------------|--------------------------------------|---------------|
| 0 – highest | PPI                                  | Re-assignable |
| 1           | SPORT0 RX                            | Re-assignable |
| 2           | SPORT0 TX                            | Re-assignable |
| 3           | SPORT1 RX                            | Re-assignable |
| 4           | SPORT1 TX                            | Re-assignable |
| 5           | SPI                                  | Re-assignable |
| 6           | UART RX                              | Re-assignable |
| 7           | UART TX                              | Re-assignable |
| 8           | Memory DMA Stream 0 TX (destination) | Fixed         |
| 9           | Memory DMA Stream 0 RX (source)      | Fixed         |
| 10          | Memory DMA Stream 1 TX (destination) | Fixed         |
| 11 - lowest | Memory DMA Stream 1 RX (source)      | Fixed         |
|             |                                      |               |







 The Peripheral Map Register allows the user to map a peripheral to a specific channel thus programming the priority of each peripheral.





## **DMA** Initialization

- To initiate a DMA transfer, certain parameters need to be defined before the DMA engine can start a DMA sequence. These parameters are:
  - Configuration
    - describes certain characteristics of the DMA transfer such as data size, transfer direction, etc..
  - Start Address
    - Specifies the address where the DMA transfer will start from.
  - Count
    - Specifies the number of elements the DMA Engine will transfer.
  - Modify
    - Specifies the address increment after every element transfer





## **DMA Schemes**

Two Types of DMA transfers available on the ADSP-BF533/BF561

- Descriptor-based DMA transfers
  - Requires a set of parameters stored within memory to initiate a DMA sequence. These parameters are transferred to DMA control registers upon a start of a DMA transfer.
  - Supports chaining of multiple DMA transfers.
- Register-based DMA transfers
  - Allows the user to program the DMA control registers directly to define and initiate a DMA sequence.
  - Upon DMA completion, depending on certain bits with the Configuration Register:
    - Control registers are automatically updated with their original setup values (Autobuffer Mode).
    - Or the DMA Channel gracefully shuts off (Stop Mode).







## **Transfer Modes**

- The Transfer Mode is controlled by 3 bits called the FLOW[2:0] bits within the DMA Configuration Register.
  - Stop Mode (FLOW = 0x0).
    - When the current DMA transfer completes, the DMA channel stops automatically, after signaling an interrupt if enabled.
  - Autobuffer Mode (FLOW = 0x1).
    - DMA is performed in a continuous circular-buffer fashion based on user-programmed DMAx MMR settings. On completion of the DMA transfer, the Parameter registers are reloaded into the Current registers, and DMA resumes immediately with zero overhead. Autobuffer mode is stopped by a user write of 0 to the DMA enable bit in the DMAx\_DMA\_Config Register.
  - Descriptor Array Mode (FLOW = 0x4).
    - In this mode, the Descriptor Block does not include the NEXT\_DESC\_PTR parameter. Descriptor Blocks are placed one after the other within memory like an array.
  - Descriptor List (Small Model) Mode (FLOW = 0x6).
    - In this mode, the Descriptor Block does not include the upper 16 bits of the NEXT\_DESC\_PTR parameter. The upper 16 bits are taken from the upper 16 bits of the NEXT\_DESC\_PTR register, thus confining all descriptors to a specific 64K page in memory.
  - Descriptor List (Large Model) Mode (FLOW = 0x7).
    - In this mode, Descriptor Block includes all 32 bits of the NEXT\_DESC\_PTR parameter, thus allowing maximum flexibility in locating descriptors in memory.



## **Descriptor Block Structures**

• Depending on the Descriptor Mode used, the following lists the order of the Descriptor Block Parameters stored within memory:

| Descriptor<br>Offset | Descriptor Array<br>Mode (FLOW = 0x4) | Small Descriptor List<br>Mode (FLOW = 0x6) | Large Descriptor List<br>Mode (FLOW = 0x7) |
|----------------------|---------------------------------------|--------------------------------------------|--------------------------------------------|
| 0x0                  | START_ADDR[15:0]                      | NEXT_DESC_PTR[15:0]                        | NEXT_DESC_PTR[15:0]                        |
| 0x2                  | START_ADDR[31:16]                     | START_ADDR[15:0]                           | NEXT_DESC_PTR[31:16]                       |
| 0x4                  | DMA_CONFIG                            | START_ADDR[31:16]                          | START_ADDR[15:0]                           |
| 0x6                  | X_COUNT                               | DMA_CONFIG                                 | START_ADDR[31:16]                          |
| 0x8                  | X_MODIFY                              | X_COUNT                                    | DMA_CONFIG                                 |
| 0xA                  | Y_COUNT                               | X_MODIFY                                   | X_COUNT                                    |
| 0xC                  | Y_MODIFY                              | Y_COUNT                                    | X_MODIFY                                   |
| 0xE                  |                                       | Y_MODIFY                                   | Y_COUNT                                    |
| 0x10                 |                                       |                                            | Y_MODIFY                                   |

NOTE: Not all of the Parameters need to be initialized within the Descriptor Block depending on the NDSIZE value within the DMA Configuration Register. The NDSIZE value is the number of Parameters that the DMA engine will fetch for the next Descriptor Block



## **DMA Register Setup**

To start DMA operation, some or all of the DMA Parameter Registers must first be initialized depending on the 'Next Descriptor Size'(NDSIZE) and 'FLOW' bits in the DMA Configuration Register. After Initialization, DMA operation begins by writing a 1 to the DMA Enable bit in the DMA Configuration Register.

- 1) FLOW = 0x0 (Stop Mode), NDSIZE 3) FLOW = 0x4 (Descriptor Array Mode), = 0x0: NDSIZE = 0x0 - 0x7: Initialize all of the following: Initialize at least: START ADDR CURR DESC PTR[31:16] X COUNT CURR DESC PTR[15:0] X MODIFY 4) FLOW = 0x6 (Small Descriptor List Mode), Y COUNT (if 2D DMA) NDSIZE = 0x0 - 0x8: Y MODIFY (if 2D DMA) Initialize at least: DMA CONFIG NEXT DESC PTR[31:16] 2) FLOW = 0x1 (Autobuffer Mode), NEXT DESC PTR[15:0] NDSIZE = 0x0: FLOW = 0x7 (Large Descriptor List Mode), 5) Initialize all of the following: NDSIZE = 0x0 - 0x9: START ADDR Initialize at least: X COUNT NEXT\_DESC\_PTR[31:16] X MODIFY NEXT DESC PTR[15:0] Y COUNT (if 2D DMA) Y MODIFY (if 2D DMA)
  - DMA\_CONFIG



## How to Stop DMA Transfers

- FLOW = 0x0 (Stop Mode):
  - DMA stops automatically after the DMA transfer is complete.
- FLOW = 0x1 (Autobuffer Mode):
  - Write a 0 to the DMA Enable bit in the DMA Configuration Register. A write of 0x0 to the entire register will always terminate DMA gracefully (without DMA Abort).
- FLOW = 0x4, 0x6, 0x7 (Array / List Mode):
  - Set the final DMA\_CONFIG Register with FLOW = 0x0 setting to gracefully stop the DMA channel. If the DMA\_CONFIG Parameter is not included within the Descriptor Block, use the FLOW = 0x1 method above to end the DMA.





# **Memory DMA (MemDMA)**

- Allows memory-to-memory DMA transfers between the various ADSP-BF533 memory spaces
- A single MemDMA transfer requires a pair of DMA channels:
  - One to specify the Source block of memory
  - One to specify the Destination block of memory
- ADSP-BF533 consists of four MemDMA channels which allows setup for 2 memory-to-memory DMA transfers at the same time
  - Two Source DMA Channel used to read from memory
  - Two Destination DMA Channel used to write to memory
- Both the Source and Destination DMA Channels share a 8-entry, 16-bit FIFO (32-bit FIFOs on the BF561)
  - Source DMA Channel fills the FIFO
  - Destination DMA Channel empties the FIFO



# **Memory DMA (MemDMA)**

- Each DMA transfer sequence requires two sets of Descriptor Blocks within memory
  - One for the Source DMA Channel
  - One for the Destination DMA Channel
  - Both sets of Descriptor Blocks must be configured to have the same transfer count and data size but they can have different modify values.
  - The DMA Configuration Register for the source channel must be written before the DMA Configuration Register for the destination channel. When the destination DMA Configuration Register is written, MemDMA operations starts after a latency of 3 SCLK cycles
- It is preferable to activate interrupts on only one channel
  - Eliminates ambiguity when trying to identify the channel (either source or destination) that requested the interrupt





## **Prioritization and Traffic Control**

- Traffic can be independently controlled for each of the three buses (DAB, DCB, and DEB) with simple counters
  - alternation of transfers between MDMA streams can also be controlled
- Using the traffic control features, the DMA system preferentially grants data transfers on the DAB or memory buses (DCB and DEB), which are going in the same read/write direction as the previous transfer, until either the traffic control counter times out, or until traffic stops or changes direction on its own.
- When a count field in TC\_CNT expires, it is automatically reloaded with the appropriate value programmed in TC\_PER (ie period value).
- When a DAB, DEB, or DCB counter decrements from 1 to 0, the opposite-direction DAB, DCB, or DEB access is preferred,
  - This may result in a direction change.
- When the MDMA counter decrements from 1 to 0, the next available MDMA stream is selected.
  - If the MDMA period is set to 0, then MDMA is scheduled by fixed priority.
  - If the MDMA period is set between 1 <= p <= 31, the two MDMA streams are granted bus access in alternate bursts of up to p data transfers.





## **Traffic Control (cont'd)**



Arrows represent transfers in and out of SDRAM

Important Register: Allows the definition of transfer sizes in a given direction on DMA busses

2 Reads and 2 writes are more efficient with traffic control

Max values usually yield best performance but it is application dependent







## **Two-Dimensional DMA (2D DMA)**

- X\_Modify
  - is the byte-address increment applied after each transfer that decrements Curr\_X\_Count.
  - is not applied when the inner loop (row) count is ended by decrementing Curr\_X\_Count from 1 to 0.
- Y\_Modify
  - is the byte-address increment applied after each decrement of Curr\_Y\_Count.
  - is not applied to the last element in the array on which the outer loop (column) count, Curr\_Y\_Count, also expires by decrementing from 1 to 0.
- After the last transfer completes,
  - Curr\_Y\_Count = 1
  - Curr\_X\_Count = 0
  - Curr\_Addr is equal to the last item's address plus X\_Modify.
- In Autobuffer Mode, these registers are reloaded from X\_Count, Y\_Count, and Start\_Addr upon the first data transfer.



#### **BF533 MMRs for Peripheral DMA**

|           | MMR Name            | Description                                                                          | 1         |                       |
|-----------|---------------------|--------------------------------------------------------------------------------------|-----------|-----------------------|
|           | DMAx_NEXT_DESC_PTR  | Link pointer to next descriptor                                                      | $\square$ |                       |
|           | DMAx_START_ADDR     | Start address of DMA buffer                                                          |           |                       |
|           | DMAx_DMA_CONFIG     | DMA configuration register                                                           |           |                       |
|           | DMAx_X_COUNT        | Inner loop count                                                                     |           | arameter<br>Registers |
|           | DMAx_X_MODIFY       | Inner loop address increment, in bytes                                               | 1   1     | Augister s            |
|           | DMAx_Y_COUNT        | Outer loop count (2D DMA only)                                                       |           |                       |
|           | DMAx_Y_MODIFY       | Outer loop address increment, in bytes                                               |           |                       |
|           | DMAx_CURR_DESC_PTR  | Current Descriptor Pointer                                                           |           |                       |
|           | DMAx_CURR_ADD       | Current DMA Address                                                                  | $\square$ |                       |
| Control / | DMAx_IRQ_STATUS     | Interrupt Status Register contains completion and error interrupt status information |           | Current<br>Registers  |
| Registers | DMAx_PERIPHERAL_MAP | Priority mapping register                                                            |           | 8                     |
|           | DMAx_CURR_X_COUNT   | Current count (1D) or intra-row X count (2D)                                         |           |                       |
|           | DMAx_CURR_Y_COUNT   | Current row count (2D DMA only)                                                      |           |                       |



## **BF533 MMRs for Memory DMA**

|                     | MMR Name (yy = S0, S1, D0, D1) | Description                                                                 |        |           |
|---------------------|--------------------------------|-----------------------------------------------------------------------------|--------|-----------|
|                     | MDMA_yy_NEXT_DESC_PTR          | Link pointer to next descriptor                                             | $\sum$ |           |
|                     | MDMA_yy_START_ADDR             | Start address of DMA buffer                                                 |        |           |
|                     | MDMA_yy_DMA_CONFIG             | DMA configuration register                                                  |        |           |
|                     | MDMA_yy_X_COUNT                | Inner loop count                                                            |        | Parameter |
|                     | MDMA_yy_X_MODIFY               | Inner loop address increment, in bytes                                      |        | Registers |
|                     | MDMA_yy_Y_COUNT                | Outer loop count (2D DMA only)                                              |        |           |
|                     | MDMA_yy_Y_MODIFY               | Outer loop address increment, in bytes                                      |        |           |
|                     | MDMA_yy_CURR_DESC_PTR          | Current Descriptor Pointer                                                  |        |           |
|                     | MDMA_yy_CURR_ADD               | Current DMA Address                                                         |        |           |
| Control 4           | MDMA_yy_IRQ_STATUS             | Interrupt Status Register contains<br>completion and error interrupt status |        | Current   |
| Status<br>Registers | MDMA_yy_PERIPHERAL_MAP         | information<br>Priority mapping register (read only)                        |        | Registers |
|                     | MDMA_yy_CURR_X_COUNT           | Current count (1D) or intra-row X count (2D)                                |        |           |
|                     | MDMA_yy_CURR_Y_COUNT           | Current row count (2D DMA only)                                             |        |           |



## **Next Descriptor Pointer Register**



- **Reset** = 0x0000 0000
- Specifies the location of the Next Descriptor Block when the current DMA transfer finishes. Used only in Small and Large Descriptor List Modes. Contents of this register are copied into the Curr\_Desc\_Ptr Register at the start of a descriptor block fetch. Disregarded in Stop, Autobuffer, and Descriptor Array Mode.





## **DMA Configuration Register**

#### DMAx\_CONFIG / MDMA\_yy\_CONFIG









| DM |    | ST/ |    | <b>_</b> _A |    | R_F | PTR | / <b>M</b> |    | A_) | /y_ | STA  |      |     |         |           |
|----|----|-----|----|-------------|----|-----|-----|------------|----|-----|-----|------|------|-----|---------|-----------|
|    | 31 | 30  | 29 | 28          | 27 | 26  | 25  | 24         | 23 | 22  | 21  | 20   | 19   | 18  | 17      | 16        |
|    |    |     |    |             |    |     |     |            |    |     | 0   |      | 0    |     | 0       |           |
|    | L  |     |    |             |    |     |     |            |    |     |     |      |      |     |         |           |
|    |    |     |    |             |    |     |     |            |    |     | _DN | AA S | tart | Add | ress    | [31:16]   |
|    | 15 | 14  | 13 | 12          | 11 | 10  | 9   | 8          | 7  | 6   | 5   | 4    | 3    | 2   | 1       | 0         |
|    | 0  | 0   | 0  | 0           | 0  | 0   | 0   | 0          | 0  | 0   | 0   | 0    | 0    | 0   | 0       | 0         |
|    |    |     |    |             |    |     |     |            |    |     |     |      |      |     |         |           |
|    |    |     |    |             |    |     |     |            |    |     |     |      |      |     |         |           |
|    |    |     |    |             |    |     |     |            |    |     | DN  | MA S | tart | Add | ress    | [15:0]    |
|    |    |     |    |             |    |     |     |            |    |     |     |      |      | Res | set = ( | 0x0000 00 |







- increment. In 1D DMA, this increment is the stride that is applied after transferring each element.
- In 2D DMA, this increment is applied after transferring each element in the inner loop, up to but not including the last element in each inner loop. After the last element in each inner loop, Y\_Modify is applied instead.









- Curr\_Y\_Count except for the last item in the 2D array on which the Curr\_Y\_Count also expires.
- The value is the offset between the last word of one "row" and the first word of the next "row"







descriptor element is read in. For Descriptor Array Mode, the Curr\_Desc\_Ptr Register must be programmed, not the Next\_Desc\_Ptr Register, to initiate a DMA transfer.



| 31      |         | 29      | 28      | 27      | 26      | 25 | 24 | 23 | 22     | <b>y y</b><br>21 | 20   | 19   | 18   |       |      |
|---------|---------|---------|---------|---------|---------|----|----|----|--------|------------------|------|------|------|-------|------|
|         |         |         |         |         |         |    |    |    |        | <br>Cu           | rren | t Ad | dres | s[31: | :16] |
| 15<br>0 | 14<br>0 | 13<br>0 | 12<br>0 | 11<br>0 | 10<br>0 | 9  | 8  | 7  | 6<br>0 | 5<br>0           | 4    | 3    | 2    | 1     | 0    |
| et = 0  | x0000   | 0000    | )       |         |         |    |    |    |        | <sup>—</sup> Cu  | rren | t Ad | dres | s[15: | :0]  |



- This register is loaded by X\_Count at the beginning of each DMA transfer.
- It is decremented each time an element is transferred.
- For 2D DMA, Curr\_X\_Count is reloaded after the end of DMA for each row.
- Expiration of the count in this register signifies that DMA is complete. In 2D DMA, this register is 0 only when the entire transfer is complete.





- Register expires during 2D DMA (1 to X\_Count or 1 to 0 transition), signifying completion of an entire row transfer.
- After 2D DMA is complete, Curr\_Y\_Count = 1 and Curr\_X\_Count = 0











